DocumentCode :
1003093
Title :
Drain disturb during CHISEL programming of NOR flash EEPROMs-physical mechanisms and impact of technological parameters
Author :
Nair, Deleep R. ; Mahapatra, S. ; Shukuri, S. ; Bude, Jeff D.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Mumbai, India
Volume :
51
Issue :
5
fYear :
2004
fDate :
5/1/2004 12:00:00 AM
Firstpage :
701
Lastpage :
707
Abstract :
The origin of drain disturb in NOR Flash EEPROM cells under channel initiated secondary electron (CHISEL) programming operation is identified. A comparative study of drain disturb under channel hot electron (CHE) and CHISEL operation is performed as a function of drain bias and temperature on bitcells having different floating gate length and junction depth. The disturb mechanism is shown to originate from band-to-band tunneling under CHISEL operation, unlike that under CHE operation that originates from source-drain leakage. The effect of technological parameters (channel doping and drain junction depth) on CHISEL drain disturb is studied for both the charge gain (erased cell) and charge loss (programmed cell) disturb modes. Fullband Monte Carlo device simulations are used to explain the experimental results. It is shown that methods for improving CHISEL programming performance (higher channel doping and/or lower drain junction depth or halo) increase drain disturb, which has to be carefully considered for efficient design of scaled cells.
Keywords :
Monte Carlo methods; flash memories; hot carriers; semiconductor doping; tunnelling; CHISEL programming; Flash EEPROM; Monte Carlo device simulations; Monte Carlo simulation; NOR flash EEPROM; band-to-band tunneling; bitcells; channel doping; channel hot electron; channel initiated secondary electron; device scaling; drain bias; drain disturb; drain junction depth; floating gate length; hot carriers; physical mechanisms; technological parameters; temperature; Associate members; Channel hot electron injection; Doping; EPROM; Hot carriers; Impact ionization; Monte Carlo methods; Temperature; Threshold voltage; Tunneling; Band-to-band tunneling; CHE; CHISEL; Flash EEPROMs; Monte Carlo simulation; channel hot electron; channel-initiated secondary electron; device scaling; drain disturb; hot carriers;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2004.825821
Filename :
1303827
Link To Document :
بازگشت