• DocumentCode
    1003517
  • Title

    A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery

  • Author

    Liao, Chih-Fan ; Liu, Shen-Iuan

  • Author_Institution
    Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
  • Volume
    43
  • Issue
    11
  • fYear
    2008
  • Firstpage
    2492
  • Lastpage
    2502
  • Abstract
    This paper presents a 40 Gb/s serial-link receiver including an adaptive equalizer and a CDR circuit. A parallel-path equalizing filter is used to compensate the high-frequency loss in copper cables. The adaptation is performed by only varying the gain in the high-pass path, which allows a single loop for proper control and completely removes the RC filters used for separately extracting the high- and low-frequency contents of the signal. A full-rate bang-bang phase detector with only five latches is proposed in the following CDR circuit. Minimizing the number of latches saves the power consumption and the area occupied by inductors. The performance is also improved by avoiding complicated routing of high-frequency signals. The receiver is able to recover 40 Gb/s data passing through a 4 m cable with 10 dB loss at 20 GHz. For an input PRBS of 2 7-1, the recovered clock jitter is 0.3 psrms and 4.3 pspp. The retimed data exhibits 500 mV pp output swing and 9.6 pspp jitter with BER <10-12. Fabricated in 90 nm CMOS technology, the receiver consumes 115 mW , of which 58 mW is dissipated in the equalizer and 57 mW in the CDR.
  • Keywords
    CMOS analogue integrated circuits; VLSI; adaptive equalisers; microwave integrated circuits; microwave receivers; phase detectors; synchronisation; CDR circuit; CMOS serial-link receiver; CMOS technology; VLSI technology; adaptive equalization; adaptive equalizer; bit rate 40 Gbit/s; clock recovery; copper cables; data recovery; frequency 20 GHz; full-rate bang-bang phase detector; high-frequency loss compensation; loss 10 dB; parallel-path equalizing filter; power 115 mW; power 57 mW; size 4 m; size 90 nm; Adaptive equalizers; CMOS technology; Cables; Circuits; Clocks; Copper; Filters; Jitter; Latches; Performance gain; 40-Gb/s receiver; Clock and data recovery; equalizer; serial-link application;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2008.2005535
  • Filename
    4685435