Title :
No-race charge-recycling complementary pass transistor logic
Author :
Abbasian, A. ; Rasouli, S.H. ; Afzali-Kusha, A. ; Nourani, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Tehran, Iran
fDate :
5/19/2004 12:00:00 AM
Abstract :
A logic family called no-race charge-recycling complementary pass transistor logic (NCRCPL) is proposed. The use of a new regenerator in NCRCPL leads to a complete elimination of the controller in the circuit hence reducing the number of transistors and power consumption. It has an additional benefit of reduced sensitivity to signal skew. The proposed logic family in its modular structure also has a better performance than previous modular structures based on charge recycling. Furthermore, a latch structure called dual-rail isolated latch which can be used for pipelining NCRCPL has been proposed. The new latch had a much better performance compared with previous static latch structures. To enhance the power efficiency of the pipeline configuration an event-detector circuit is proposed that may reduce the power consumption by up to 50% compared with previous pipeline configurations. To assess the performance improvements of the logic structures of this work compared with other charge recycling logic structures, logic gates and ripple carry adders are studied.
Keywords :
formal verification; industrial property; logic programming; string matching; adaptability checking; automatic intellectual property matching; bisimulation algorithms; device driver; forced simulation; formal verification; intellectual property core reuse; intellectual property matching tool; programmable intellectual property; refinement algorithms; simulation algorithms; tabled logic programming environment; tabled logic programming-based IP matching algorithm;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:20040256