DocumentCode :
1005088
Title :
Leakage power analysis and reduction: models, estimation and tools
Author :
Agarwal, A. ; Mukhopadhyay, S. ; Kim, C.H. ; Raychowdhury, A. ; Roy, K.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
152
Issue :
3
fYear :
2005
fDate :
5/6/2005 12:00:00 AM
Firstpage :
353
Lastpage :
368
Abstract :
The high leakage current in the nanometre regime is becoming a significant proportion of power dissipation in CMOS circuits as threshold voltage, channel length and gate oxide thickness are scaled. Consequently, the identification and estimation of different leakage currents are very important in designing low power circuits. In the paper a methodology for accurate estimation of the total leakage in a logic circuit based on the compact modelling of the different leakage currents in nanoscaled bulk CMOS devices is demonstrated. Different leakage currents are modelled based on the device geometry, 2-D doping profile and operating temperature. A circuit level model of subthreshold, junction band-to-band tunnelling (BTBT) and gate leakage is described. The presented model includes the impact of quantum mechanical behaviour of substrate electrons on the circuit leakage. Using the compact current model, a transistor has been modelled as a sum of current sources (SCS). The SCS transistor model has been used to estimate the total leakage in simple logic gates and complex logic circuits (designed with transistors of 25 nm effective length) at room and elevated temperatures.
Keywords :
CMOS logic circuits; circuit analysis computing; doping profiles; integrated circuit modelling; leakage currents; logic CAD; logic gates; low-power electronics; semiconductor doping; transistors; 25 nm; 2D doping profile; CMOS circuits; channel length; compact current model; device geometry; gate leakage; gate oxide thickness; leakage current modelling; leakage power analysis; leakage power reduction; logic circuit; low power circuit design; operating temperature; power dissipation; quantum mechanical behaviour; substrate electrons; subthreshold junction band-to-band tunnelling; threshold voltage; transistor model;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20045084
Filename :
1468683
Link To Document :
بازگشت