DocumentCode :
1005115
Title :
System level validation using formal techniques
Author :
Drechsler, R. ; Grosse, Daniel
Author_Institution :
Inst. of Comput. Sci., Univ. of Bremen, Germany
Volume :
152
Issue :
3
fYear :
2005
fDate :
5/6/2005 12:00:00 AM
Firstpage :
393
Lastpage :
406
Abstract :
Owing to increasing design complexity and intensive reuse of components, verifying the correctness of circuits and systems is becoming increasingly important. In the meantime, in many circuit design projects up to 80% of the overall design costs are caused by verification. Because of this, checking correct behaviour becomes the dominating factor. Formal verification has been proposed as a promising alternative to simulation and has become a standard in many flows. Existing approaches are reviewed and recent trends for system level verification are outlined. To demonstrate the techniques SystemC is used as a system level description language. Besides the successful applications, a list of challenging problems is provided. This gives a better understanding of current problems in hardware verification and shows directions for future research.
Keywords :
circuit CAD; formal verification; SystemC; circuit design; correctness verification; formal verification; hardware verification; system level description language; system level validation;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20045073
Filename :
1468686
Link To Document :
بازگشت