Title :
Reusable silicon IP cores for discrete wavelet transform applications
Author :
Masud, Shahid ; McCanny, John V.
Author_Institution :
Dept. of Comput. Sci., Lahore Univ. of Manage. Sci., Pakistan
fDate :
6/1/2004 12:00:00 AM
Abstract :
Architectures and methods for the rapid design of silicon cores for implementing discrete wavelet transforms over a wide range of specifications are described. These architectures are efficient, modular, scalable, and cover orthonormal and biorthogonal wavelet transform families. They offer efficient hardware utilization by exploiting a number of core wavelet filter properties and allow the creation of silicon designs that are highly parameterized, including in terms of wavelet type and wordlengths. Control circuitry is embedded within these systems allowing them to be cascaded for any desired level of decomposition without any interface glue logic. The time to produce chip designs for a specific wavelet application is typically less than a day and these are comparable in area and performance to handcrafted designs. They are also portable across a wide range of silicon foundries and suitable for field programmable gate array and programmable logic data implementation. The approach described has also been extended to wavelet packet transforms.
Keywords :
VLSI; digital signal processing chips; discrete wavelet transforms; field programmable gate arrays; hardware description languages; system-on-chip; video coding; VHDL; biorthogonal wavelet transform; control circuitry; core wavelet filter; digital signal processing; discrete wavelet transform; field programmable gate array; hardware utilization; image processing; interface glue logic; orthonormal wavelet transform; programmable logic data implementation; silicon IP cores; system-on-chip architectures; very large-scale integration; video compression; wavelet packet transforms; Chip scale packaging; Control systems; Discrete wavelet transforms; Field programmable gate arrays; Filters; Foundries; Hardware; Logic circuits; Programmable logic arrays; Silicon; Biorthogonal; DSP; DWTs; FPGA; IP cores; VHDL; VLSI; architecture; digital signal processing; discrete wavelet transforms; field programmable gate array; folding; image processing; rapid design; silicon IP cores; system-on-chip architectures; very large-scale integration; video compression;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2004.829236