DocumentCode :
1011182
Title :
A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC
Author :
Khurana, Gaurav ; Kassim, Ashraf A. ; Chua, Tien Ping ; Mi, Michael Bi
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore
Volume :
52
Issue :
2
fYear :
2006
fDate :
5/1/2006 12:00:00 AM
Firstpage :
536
Lastpage :
540
Abstract :
In this paper we present a pipelined hardware implementation of in-loop deblocking filter in H.264/AVC. A pipelined datapath has been adopted to boost the speed of the deblocking filter process. The processing order of the filter is rearranged to facilitate the deblocking of the pixels in a pipelined fashion. A suitable buffer mechanism has also been proposed that reduces the size of the on-chip SRAM and redundant external memory accesses. The hardware implementation, under TSMC 0.13 μm standard cell library, consumes only 7.5 K gates at a clock frequency of 200 MHz. Our architecture supports real-time deblocking of high resolution (2048×1024) video applications at 30 fps over three channels.
Keywords :
SRAM chips; buffer circuits; filtering theory; image resolution; pipeline processing; video coding; 200 MHz; AVC; H.264; TSMC; buffer mechanism; clock frequency; in-loop deblocking filter; on-chip SRAM; pipelined datapath; pipelined hardware; redundant external memory accesses; standard cell library; Adaptive filters; Automatic voltage control; Bismuth; Clocks; Decoding; Discrete cosine transforms; Hardware; Image reconstruction; MPEG 4 Standard; Video coding;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2006.1649676
Filename :
1649676
Link To Document :
بازگشت