DocumentCode :
1012749
Title :
A 2-kbit superconducting memory chip
Author :
Yuh, P.-F.
Author_Institution :
HYPRES Inc., Elmsford, NY, USA
Volume :
3
Issue :
2
fYear :
1993
fDate :
6/1/1993 12:00:00 AM
Firstpage :
3013
Lastpage :
3021
Abstract :
A 2-kb nondestructive readout memory chip has been built using an Nb/AlO/sub x//Nb Josephson-junction process with a 2.5- mu m design rule. A bitmap of 56% functional cells among 1.5 K tested cells, a read access time of 200 ps, an average cycle time of 500 ps without the decoder, and a power dissipation of 1.6 mW including peripheral circuits have been obtained. The decoding time is estimated to be 540 ps. The circuits in this 5-mm by 5-mm, 24-pin chip includes 2 K memory cells, 6-b decoder and drivers, serial-to-parallel and parallel-to-serial converters, and circuits for design of testability or timing measurements. More than 14000 junctions are used on the chip.<>
Keywords :
Josephson effect; design for testability; nondestructive readout; superconducting junction devices; superconducting memory circuits; 1.6 mW; 2 kbit; 2.5 micron; 200 ps; 500 ps; 540 ps; Josephson-junction process; NDRO; Nb-AlO/sub x/-Nb; average cycle time; decoding time; design of testability; nondestructive readout; peripheral circuits; read access time; superconducting memory chip; timing measurements; Circuit testing; Decoding; Design for testability; Driver circuits; Inverters; Niobium; Power dissipation; Semiconductor device measurement; Shift registers; Timing;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/77.257228
Filename :
257228
Link To Document :
بازگشت