DocumentCode :
1012856
Title :
Diagnosis of logic circuits using compressed deterministic data and on-chip response comparison
Author :
Kinsman, Adam B. ; Ollivierre, Scott ; Nicolici, Nicola
Author_Institution :
Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, Ont., Canada
Volume :
14
Issue :
5
fYear :
2006
fDate :
5/1/2006 12:00:00 AM
Firstpage :
537
Lastpage :
548
Abstract :
While manufacturing test helps to isolate faulty devices from the good ones, diagnosis is enabling a faster transition from the yield learning to the volume production phase of a new process technology. Given the escalating design complexity, new methods such as embedded deterministic test have been proposed in recent years to deal with the cost of manufacturing test. This paper discusses diagnosis of logic blocks by leveraging the existing embedded deterministic test hardware. The proposed method is based on new techniques for on-chip decompression and comparison of incompletely specified test patterns and test responses. Using experimental data, the tradeoffs between the number of tester channels, on-chip area, and scan time are discussed.
Keywords :
embedded systems; logic circuits; logic testing; compressed deterministic data; embedded deterministic test hardware; logic circuits diagnosis; on-chip response comparison; Circuit faults; Circuit testing; Costs; Design methodology; Fault diagnosis; Isolation technology; Logic circuits; Logic testing; Manufacturing processes; Production;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2006.876109
Filename :
1650231
Link To Document :
بازگشت