DocumentCode :
1013605
Title :
Low complexity bit parallel architectures for polynomial basis multiplication over GF(2m)
Author :
Reyhani-Masoleh, Arash ; Hasa, Anwar
Author_Institution :
Centre for Appl. Cryptographic Res., Waterloo Univ., Ont., Canada
Volume :
53
Issue :
8
fYear :
2004
Firstpage :
945
Lastpage :
959
Abstract :
Representing the field elements with respect to the polynomial (or standard) basis, we consider bit parallel architectures for multiplication over the finite field GF(2m). In this effect, first we derive a new formulation for polynomial basis multiplication in terms of the reduction matrix Q. The main advantage of this new formulation is that it can be used with any field defining irreducible polynomial. Using this formulation, we then develop a generalized architecture for the multiplier and analyze the time and gate complexities of the proposed multiplier as a function of degree m and the reduction matrix Q. To the best of our knowledge, this is the first time that these complexities are given in terms of Q. Unlike most other articles on bit parallel finite field multipliers, here we also consider the number of signals to be routed in hardware implementation and we show that, compared to the well-known Mastrovito´s multiplier, the proposed architecture has fewer routed signals. The proposed generalized architecture is further optimized for three special types of polynomials, namely, equally spaced polynomials, trinomials, and pentanomials. We have obtained explicit formulas and complexities of the multipliers for these three special irreducible polynomials. This makes it very easy for a designer to implement the proposed multipliers using hardware description languages like VHDL and Verilog with minimum knowledge of finite field arithmetic.
Keywords :
Galois fields; circuit complexity; digital arithmetic; multiplying circuits; parallel architectures; polynomials; Galois field; Mastrovito multiplier; bit parallel architecture; computational complexity; finite field arithmetic; gate complexity; multiplier; polynomial basis multiplication; reduction matrix; time complexity; Arithmetic; Cryptography; Design methodology; Galois fields; Hardware design languages; Parallel architectures; Polynomials; Signal analysis; Signal processing algorithms; Very large scale integration; 65; Finite or Galois field; Mastrovito multiplier; all-one polynomial; pentanomial and equally-spaced polynomial.; polynomial basis; trinomial;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2004.47
Filename :
1306989
Link To Document :
بازگشت