DocumentCode :
1014650
Title :
Synchronization in a Multilevel CMOS Time-to-Digital Converter
Author :
Jansson, Jussi-Pekka ; Mäntyniemi, Antti ; Kostamovaara, Juha
Author_Institution :
Dept. of Electr. & Inf. Eng., Univ. of Oulu, Oulu, Finland
Volume :
56
Issue :
8
fYear :
2009
Firstpage :
1622
Lastpage :
1634
Abstract :
Accurate time-to-digital conversion is typically based on determining the positions of the timing signals within the period of an accurate clock with digital delay-line interpolators. In order to save circuit area and to improve single-shot precision to the picosecond level, multilevel interpolators can be used. Timing signals are generally asynchronous with respect to the main clock, and thus, in order to obtain unambiguous and errorless results, careful attention should be given to the synchronization of the timing signals and various operating blocks and to the generation of the interpolation residue between the interpolators. This paper attempts to describe these problems in detail and suggests some solutions using a time-to-digital converter architecture based on two-level interpolation as a test vehicle, which demonstrates 6-ps rms single-shot precision in a measurement range of 1 ms.
Keywords :
CMOS integrated circuits; delay lines; interpolation; synchronisation; digital delay-line interpolator; multilevel CMOS time-to-digital converter; picosecond level; single-shot precision; synchronization; Delay-line interpolation; synchronization; time-interval measurement; time-to-digital converter (TDC);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.2010111
Filename :
4694040
Link To Document :
بازگشت