DocumentCode :
1014683
Title :
Delta–Sigma A/D Conversion Via Time-Mode Signal Processing
Author :
Taillefer, Christopher S. ; Roberts, Gordon W.
Author_Institution :
Nuance Commun., Montreal, QC, Canada
Volume :
56
Issue :
9
fYear :
2009
Firstpage :
1908
Lastpage :
1920
Abstract :
In this paper, a signal processing methodology is proposed that performs delta-sigma (DeltaSigma) analog-to-digital (A/D) conversion on voltage signals while implementing all the circuits in a digital CMOS logic style. This methodology, called time-mode (TM) signal processing, uses time-difference variables as an intermediate signal between the input voltage and the digital output. The resulting low-cost silicon devices offer very compact, low-power, high-speed, and robust A/D converter (ADC) alternatives. A first-order DeltaSigma ADC is implemented using this methodology. Two ICs were fabricated in a 0.18- mum CMOS technology to demonstrate the feasibility of the TM DeltaSigma ADC approach. The first IC implements a single-ended input design while a differential design was fabricated in the second IC. Experimental results reveal that these devices can achieve 7-9-bit resolutions within 125-400-kHz bandwidths, while occupying areas smaller than 50 mum ×50 mum and consuming less than 800 muW.
Keywords :
CMOS logic circuits; delta-sigma modulation; integrated circuit design; bandwidth 125 kHz to 400 kHz; delta-sigma analog-to-digital conversion; digital CMOS logic circuits; size 0.18 mum; time-mode signal processing; word length 7 bit to 9 bit; A/D conversion; CMOS; delta–sigma $(Delta Sigma)$ modulation; low power; small area; time-mode signal processing (TMSP);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.2010144
Filename :
4694043
Link To Document :
بازگشت