DocumentCode :
1015626
Title :
Primitive operator digital filters
Author :
Bull, D.R. ; Horrocks, D.H.
Author_Institution :
Sch. of Electr. Electron. & Syst. Eng., Wales Univ., Cardiff, UK
Volume :
138
Issue :
3
fYear :
1991
fDate :
6/1/1991 12:00:00 AM
Firstpage :
401
Lastpage :
412
Abstract :
The authors outline a design methodology for the realisation of digital filtering structures with significantly reduced numbers of elementary arithmetic operations. The directed acyclic graphs which result from the design algorithms completely describe the filter arithmetically and may be mapped directly onto hardware or software realisations. Vertex rearrangement, retiming and edge elimination techniques are presented which facilitate the generation of a logical graph with an efficient allocation of pipeline registers. An example of the technique is given for a bit-serial realisation employing a bit-level pipeline
Keywords :
digital arithmetic; digital filters; directed graphs; filtering and prediction theory; pipeline processing; signal processing; bit-level pipeline; bit-serial realisation; design methodology; digital filters; directed acyclic graphs; edge elimination; logical graph; pipeline registers; retiming; vertex rearrangement;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0956-3768
Type :
jour
Filename :
258032
Link To Document :
بازگشت