DocumentCode :
1016488
Title :
Highly Scalable Embedded Flash Memory With Deep Trench Isolation and Novel Buried Bitline Integration for the 90-nm Node and Beyond
Author :
Tilke, Armin T. ; Pescini, Laura ; Bauer, Matthias ; Stiftinger, Martin ; Kakoschke, Ronald ; Shum, Danny ; Chan, Nigel ; Kim, Sungrae ; Hecht, Volker ; Han, Kyung Joon
Author_Institution :
Infineon Technol. North America, Hopewell Junction
Volume :
54
Issue :
7
fYear :
2007
fDate :
7/1/2007 12:00:00 AM
Firstpage :
1681
Lastpage :
1688
Abstract :
In this paper, we embedded a Flash memory cell with 90-nm ground-rules in a high-performance CMOS logic process. A novel deep trench isolation (DTI) module enables an isolated p-well (IPW) bias scheme, leading to Flash with uniform channel program/erase by Fowler-Nordheim tunneling without gate induced drain leakage, a key feature for low-power portable electronics. The IPW concept leads to a compact cell design and a highly scalable high-voltage periphery through the narrow intrawell and interwell isolation spaces. The memory arrays are defined by DTI of each bitline (BL) from its neighboring BLs. We additionally present a buried BL (BBL) concept that links the source contacts of each individual BL via the IPW; thus, effectively eliminating one metal line per BL and reducing overall cell size. A conservative cell size shrink of about 40% can be achieved for a uniform channel program/erase-Flash cell with deep trench and BBL compared to a conventional 21F2cell.
Keywords :
CMOS logic circuits; CMOS memory circuits; flash memories; isolation technology; low-power electronics; CMOS logic process; Fowler-Nordheim tunneling; buried bitline integration; deep trench isolation; floating gate; highly scalable embedded flash memory; isolated p-well bias scheme; low-power portable electronics; memory arrays; size 90 nm; uniform channel programming; CMOS logic circuits; CMOS process; Channel hot electron injection; Consumer electronics; DRAM chips; Diffusion tensor imaging; Flash memory; Flash memory cells; Nonvolatile memory; Tunneling; Buried bitline (BBL); embedded Flash (eFlash); floating gate; uniform channel programming (UCP);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.898040
Filename :
4252387
Link To Document :
بازگشت