DocumentCode :
1018413
Title :
Chip organization of Bloch line memory
Author :
Suzuki, Takumi ; Asada, H. ; Matsuyama, K. ; Fujita, E. ; Saegusa, Y. ; Morikawa, K. ; Fujimoto, K. ; Shigenobu, M. ; Nakashi, K. ; Takamatsu, H. ; Hidaka, Y. ; Konishi, S.
Author_Institution :
Kyushu University, Fukuoka, Japan
Volume :
22
Issue :
5
fYear :
1986
fDate :
9/1/1986 12:00:00 AM
Firstpage :
784
Lastpage :
789
Abstract :
A detailed and practical chip organization of Bloch line memory is proposed on the basis of preliminary experiments and computer simulations. The major line - minor loop organization is composed of two levels zigzag conductors to propagate bubbles (major line) and stripe domain walls surrounding grooved region where the epitaxial garnet layer is completely etched (minor loops). The garnet film thickness is chosen as one half of the usual bubble memory chip, which reduces the magneto-static attractive force between bubbles and between Bloch line pairs, and is preferable for Bloch line potential well generation to define bit position. New practical methods for VBL read-write operation are established by simulations and experiments.
Keywords :
Magnetic bubble memories; Magnetic stripe domains; Computational modeling; Computer simulation; Conductive films; Etching; Garnet films; Magnetic domain walls; Magnetic domains; Potential well; Proposals; Strips;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1986.1064520
Filename :
1064520
Link To Document :
بازگشت