DocumentCode :
1021493
Title :
Area-Efficient Arithmetic Expression Evaluation Using Deeply Pipelined Floating-Point Cores
Author :
Scrofano, Ronald ; Zhuo, Ling ; Prasanna, Viktor K.
Author_Institution :
Univ. of Southern California, Los Angeles
Volume :
16
Issue :
2
fYear :
2008
Firstpage :
167
Lastpage :
176
Abstract :
Recently, it has become possible to implement floating-point cores on field-programmable gate arrays (FPGAs) to provide acceleration for the myriad applications that require high-performance floating-point arithmetic. To achieve high clock rates, floating-point cores for FPGAs must be deeply pipelined. This deep pipelining makes it difficult to reuse the same floating-point core for a series of dependent computations. However, floating-point cores use a great deal of area, so it is important to use as few of them in an architecture as possible. In this paper, we describe area-efficient architectures and algorithms for arithmetic expression evaluation. Such expression evaluation is necessary in applications from a wide variety of fields, including scientific computing and cognition. The proposed designs effectively hide the pipeline latency of the floating-point cores and use at most two floating-point cores for each type of operator in the expression. While best-suited for particular classes of expressions, the proposed designs can evaluate general expressions as well. Additionally, multiple expressions can be evaluated without reconfiguration. Experimental results show that the areas of our designs increase linearly with the number of types of operations in the expression and that our designs occupy less area and achieve higher throughput than designs generated by a commercial hardware compiler.
Keywords :
field programmable gate arrays; floating point arithmetic; pipeline arithmetic; FPGA; area-efficient architecture; area-efficient arithmetic expression evaluation; clock rate; deep pipelining; field-programmable gate array; floating-point arithmetic; floating-point cores; pipeline arithmetic; Acceleration; Clocks; Cognition; Computer architecture; Delay; Field programmable gate arrays; Floating-point arithmetic; Genetic expression; Pipeline processing; Scientific computing; Expression evaluation; pipeline arithmetic;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.912038
Filename :
4410461
Link To Document :
بازگشت