DocumentCode :
1023544
Title :
The Analysis of System-Level Timing Failures Due to Interconnect Reliability Degradation
Author :
Guo, Jin ; Papanikolaou, Antonis ; Stucchi, Michele ; Croes, Kristof ; Tokei, Z. ; Catthoor, Francky
Author_Institution :
Interuniversity Microelectron. Center, Leuven
Volume :
8
Issue :
4
fYear :
2008
Firstpage :
652
Lastpage :
663
Abstract :
The continuous scaling of feature dimensions and the introduction of new dielectric materials are pushing interconnects closer to their reliability limits. Degradation mechanisms are becoming more pronounced, making the interconnect lifetime a challenge at the level of process qualification. Moreover, these mechanisms exhibit new properties, such as gradual degradation of electrical parameters instead of abrupt breakdown phenomena. As a result, it becomes more likely that systems will fail because one of their transistors or wires becomes gradually too slow. These soft failures are not captured by existing tools. The methodology introduced in this paper estimates the impact of two dominant interconnect degradation mechanisms (electromigration and time-dependent dielectric breakdown) on the total system performance. This constitutes a first step toward system-level-driven reliability-aware design for interconnects.
Keywords :
electric breakdown; electromigration; failure analysis; integrated circuit interconnections; reliability; dielectric breakdown; dielectric materials; electromigration; interconnect reliability degradation; system-level timing failures; Degradation; Dielectric materials; Electric breakdown; Electromigration; Failure analysis; Materials reliability; Mechanical factors; Qualifications; Timing; Wires; Electromigration (EM); interconnect reliability; system-level analysis; time-dependent dielectric breakdown (TDDB);
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2008.2006986
Filename :
4700826
Link To Document :
بازگشت