DocumentCode :
1027188
Title :
Run-Time Data-Dependent Defect Tolerance for Hybrid CMOS/Nanodevice Digital Memories
Author :
Sun, Fei ; Feng, Lu ; Zhang, Tong
Author_Institution :
Rensselaer Polytech. Inst., Troy
Volume :
7
Issue :
2
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
217
Lastpage :
222
Abstract :
This paper presents a data-dependent defect tolerance design approach to improve the storage capacity of defect-prone hybrid CMOS/nanodevice digital memories. The basic idea is to reduce the memory redundancy overhead by exploiting the run-time matching between the data and memory defects. A conditional bit-flipping technique is used to enable the practical realization of this design approach in presence of the conflict between the dynamic nature of run-time data-defect matching and static nature of memory system design. Computer simulations show that the proposed method can achieve much higher storage capacity compared with conventional data-independent defect tolerance at small memory operation overhead.
Keywords :
CMOS memory circuits; logic design; memory architecture; nanoelectronics; conditional bit-flipping technique; data defect; error control codes; hybrid CMOS/nanodevice digital memories; memory defect; memory redundancy overhead; memory system design; run-time data-defect matching; run-time data-dependent defect tolerance; run-time matching; storage capacity; CMOS; defect tolerance; digital memory; error control codes; nano device; storage capacity;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2007.914972
Filename :
4420089
Link To Document :
بازگشت