DocumentCode :
1028155
Title :
Configurable Multi-Rate Decoder Architecture for QC-LDPC Codes Based Broadband Broadcasting System
Author :
Zhang, Luoming ; Gui, Lin ; Xu, Youyun ; Zhang, Wenjun
Author_Institution :
Dept. of Electron. Eng., Shanghai Jiao Tong Univ., Shanghai
Volume :
54
Issue :
2
fYear :
2008
fDate :
6/1/2008 12:00:00 AM
Firstpage :
226
Lastpage :
235
Abstract :
In this paper we present a Base-matrix based decoder architecture for multi-rate QC-LDPC codes proposed in broadband broadcasting system. We use the Modified Min-Sum Algorithm (MMSA) as the decoding algorithm in this architecture, which lowers the complexity of the LDPC decoder while keeping almost the same performance or even better. Based on this algorithm, we designed a novel check node processing unit to reduce the complexity of the decoder and facilitate the multiplex of the processing units. The decoder designed with hardware constraints is not only scalable in throughput, but also easily configurable to support different QC-LDPC codes flexible in code rate and code length.
Keywords :
broadband networks; broadcasting; cyclic codes; decoding; matrix algebra; parity check codes; QC-LDPC codes; base-matrix; broadband broadcasting system; check node processing unit; configurable multi rate decoder architecture; modified min-sum decoding algorithm; quasi cyclic low-density parity-check codes; Algorithm design and analysis; Channel coding; Decoding; Error correction; Field programmable gate arrays; Hardware; Parity check codes; Power system protection; TV broadcasting; Throughput; Base-matrix; FPGA; MMSA; broadcast; channel coding; multi-rate; quasi-cyclic low-density parity-check codes (QC-LDPCC); scalable throughput;
fLanguage :
English
Journal_Title :
Broadcasting, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9316
Type :
jour
DOI :
10.1109/TBC.2007.913400
Filename :
4425264
Link To Document :
بازگشت