DocumentCode :
1031833
Title :
Digital neural emulators using tree accumulation and communication structures
Author :
Pechanek, Gerald G. ; Vassiliadis, Stamatis ; Delgado-Frias, José G.
Author_Institution :
IBM Corp., Endicott, NY, USA
Volume :
3
Issue :
6
fYear :
1992
fDate :
11/1/1992 12:00:00 AM
Firstpage :
934
Lastpage :
950
Abstract :
Three digital artificial neural network processors suitable for the emulation of fully interconnected neural networks are proposed. The processors use N2 multipliers and an arrangement of tree structures that provide the communication and accumulation function either individually or in a combined manner using communicating adder trees. The performance for the emulation of an N-neuron network for all processors is achieved in 2log2N+C time units, where C is a constant equal to the multiplication, neuron activation, and internal fixed delays. The feasibility and characteristics of the proposed configurations to emulate single and/or multiple neural networks simultaneously are discussed, and a comparison with recently proposed neurocomputer architectures is reported
Keywords :
neural nets; trees (mathematics); virtual machines; communicating adder trees; communication structures; digital artificial neural network processors; digital neural emulators; internal fixed delays; multiplication; multipliers; neuron activation; tree accumulation; tree structures; Adders; Artificial neural networks; Communication switching; Computer networks; Concurrent computing; Costs; Emulation; Neural networks; Neurons; Switches;
fLanguage :
English
Journal_Title :
Neural Networks, IEEE Transactions on
Publisher :
ieee
ISSN :
1045-9227
Type :
jour
DOI :
10.1109/72.165595
Filename :
165595
Link To Document :
بازگشت