DocumentCode :
1032211
Title :
Modified bit-level systolic inner product/convolver architecture with increased throughput
Author :
Evans, R.A. ; Eames, R.
Author_Institution :
Royal Signals & Radar Estabilishment, Malvern, UK
Volume :
23
Issue :
9
fYear :
1987
Firstpage :
460
Lastpage :
461
Abstract :
We show how the architecture of a recently proposed bit-level systolic convolver/inner product array can be modified to provide a significantly improved word throughput rate. The approach is particularly beneficial to applications involving large numbers of low-resoultion products, and in some cases a 100% improvement in throughput can be achieved.
Keywords :
VLSI; cellular arrays; computer architecture; computerised signal processing; microprocessor chips; VLSI architecture; bit-level systolic convolver/inner product array; improved word throughput rate; large numbers of low-resolution products;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19870332
Filename :
4257662
Link To Document :
بازگشت