Title :
Comments on the optimum CMOS tapered buffer problem
Author :
Hedenstierna, Nils ; Jeppson, Kjell O.
Author_Institution :
Dept. of Solid State Electron., Chalmers Univ. of Technol., Goteborg, Sweden
fDate :
2/1/1994 12:00:00 AM
Abstract :
Two recent papers, one by Li et al. (see ibid., vol 25, p1005-8,1990) and the other by Prunty and Gal (see ibid., vol. 27, no. 1, p118-9,1992), on the optimum CMOS tapered buffer problem are commented on. These papers claim that an equivalent “short-circuit” current capacitance should be added to the output capacitance of an inverter to account for the increased propagation delay obtained because of the short-circuit current that flows when a real input waveform is considered instead of an input step voltage. The reasoning results in an optimum tapering factor that is dependent on the waveform rise and fall times. However, the propagation delay only depends on the load capacitance and the ratio of the input to output transition times. In a fixed-taper buffer these transition times are equal making the optimum tapering factor independent of the “short-circuit” current. The comments also suggest an improved method of determining the optimum tapering factor in practical situations based on circuit simulations
Keywords :
CMOS integrated circuits; buffer circuits; integrated logic circuits; logic gates; fixed-taper buffer; load capacitance; optimum CMOS tapered buffer; output capacitance; propagation delay; real input waveform; short-circuit current capacitance; tapering factor; transition times; Capacitance; Circuit simulation; Clocks; Driver circuits; Equations; Inverters; Propagation delay; SPICE; Solid state circuits; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of