DocumentCode :
1035991
Title :
PLL jitter reduction by utilizing a ferroelectric capacitor as a VCO timing element
Author :
Pauls, Greg ; Kalkur, Thottam S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Colorado Springs, CO
Volume :
54
Issue :
6
fYear :
2007
fDate :
6/1/2007 12:00:00 AM
Firstpage :
1096
Lastpage :
1102
Abstract :
Ferroelectric capacitors have steadily been integrated into semiconductor processes due to their potential as storage elements within memory devices. Polarization reversal within ferroelectric capacitors creates a high nonlinear dielectric constant along with a hysteresis profile. Due to these attributes, a phase-locked loop (PLL), when based on a ferroelectric capacitor, has the advantage of reduced cycle-to-cycle jitter. PLLs based on ferroelectric capacitors represent a new research area for reduction of oscillator jitter.
Keywords :
ferroelectric capacitors; jitter; phase locked loops; voltage-controlled oscillators; PLL jitter reduction; VCO timing element; cycle-to-cycle jitter; ferroelectric capacitor; nonlinear dielectric constant; oscillator jitter; phase-locked loop; semiconductor processes; storage elements; Capacitors; Clocks; Ferroelectric materials; Frequency; Hysteresis; Phase locked loops; Polarization; Timing jitter; Voltage; Voltage-controlled oscillators; Electric Capacitance; Electronics; Equipment Design; Equipment Failure Analysis; Magnetics; Oscillometry; Reproducibility of Results; Sensitivity and Specificity; Time Factors;
fLanguage :
English
Journal_Title :
Ultrasonics, Ferroelectrics, and Frequency Control, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-3010
Type :
jour
DOI :
10.1109/TUFFC.2007.363
Filename :
4258825
Link To Document :
بازگشت