Title :
Parallel scrambler for high-speed applications
Author :
Lin, Chih-Hsien ; Chen, Chih-Ning ; Wang, You-Jiun ; Hsiao, Ju-Yuan ; Jou, Shyh-Jye
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jung-Li City, Taiwan
fDate :
7/1/2006 12:00:00 AM
Abstract :
In order to improve the speed limitation of serial scrambler, we propose a new parallel scrambler architecture and circuit to overcome the limitation of serial scrambler. A very systematic parallel scrambler design methodology is first proposed. The critical path delay is only one D-register and one xor gate of two inputs. Thus, it is superior to other proposed circuits in high-speed applications. A new DET D-register with embedded xor operation is used as a basic circuit block of the parallel scrambler. Measurement results show the proposed parallel scrambler can operate in 40 Gbps with 16 outputs in TSMC 0.18-μm CMOS process.
Keywords :
CMOS logic circuits; logic design; logic gates; 0.18 micron; 40 Gbit/s; CMOS process; D-register; XOR gates; parallel scrambler; serial scrambler; Bit rate; CMOS process; Circuits; Cities and towns; Delay; Design methodology; Ethernet networks; Frequency; Registers; Signal processing; Parallel scrambler; register; xor;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2006.875316