DocumentCode :
103825
Title :
C-slow retimed parallel histogram architectures for consumer imaging devices
Author :
Cadenas, J. ; Sherratt, R. ; Huerta, P. ; Wen-Chung Kao ; Megson, G.M.
Author_Institution :
Sch. of Syst. Eng., Univ. of Reading, Reading, UK
Volume :
59
Issue :
2
fYear :
2013
fDate :
May-13
Firstpage :
291
Lastpage :
295
Abstract :
A parallel pipelined array of cells suitable for real-time computation of histograms is proposed. The cell architecture builds on previous work obtained via C-slow retiming techniques and can be clocked at 65 percent faster frequency than previous arrays. The new arrays can be exploited for higher throughput particularly when dual data rate sampling techniques are used to operate on single streams of data from image sensors. In this way, the new cell operates on a p-bit data bus which is more convenient for interfacing to camera sensors or to microprocessors in consumer digital cameras.
Keywords :
cameras; image sampling; image sensors; sensor arrays; C-slow retimed parallel histogram architectures; C-slow retiming techniques; camera sensors; cell architecture; consumer digital cameras; consumer imaging devices; dual data rate sampling techniques; image sensors; microprocessors; p-bit data bus; parallel pipelined array; Arrays; Clocks; Consumer electronics; Educational institutions; Histograms; Registers; Digital Imaging; FPGA; Image Processing; Parallel Histograms; Pipelined Array;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2013.6531108
Filename :
6531108
Link To Document :
بازگشت