Title :
Optimal Voltage Scaling, Repeater Insertion, and Wire Sizing for Wave-Pipelined Global Interconnects
Author :
Deodhar, Vinita V. ; Davis, Jeffrey A.
Author_Institution :
Div. of Core CAD Technol., Intel Corp., Hillsboro, OR
fDate :
5/1/2008 12:00:00 AM
Abstract :
The simultaneous application of voltage scaling, repeater insertion, and wire sizing is proposed in this paper to achieve high performance, low power, and low area on wave-pipelined interconnect circuits. Based on this methodology, design optimizations for three different types of applications are performed and different design metrics are used to obtain the optimal values of supply voltage, number of repeaters, and interconnect dimensions for these applications. The optimal supply voltage for low-power applications is shown to be twice the threshold voltage. In addition, an optimal throughput-per-energy-area (TPEA) design is compared with low-voltage differential signaling (LVDS). The optimal TPEA design is shown to reduce dynamic power by 10% and wire area by 70% compared to LVDS, without any loss of throughput performance.
Keywords :
integrated circuit interconnections; low-power electronics; optimisation; repeaters; design optimizations; low-voltage differential signaling; optimal throughput-per-energy-area design; optimal voltage scaling; repeater insertion; wave-pipelined global interconnects; wire sizing; High performance; interconnect optimization; low power; wave pipelining; wave-pipelining;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.916506