DocumentCode :
1040025
Title :
Parameterizable VLSI architectures for the full-search block-matching algorithm
Author :
De Vos, Luc ; Stegherr, Michael
Author_Institution :
Siemens AG, Munich, West Germany
Volume :
36
Issue :
10
fYear :
1989
fDate :
10/1/1989 12:00:00 AM
Firstpage :
1309
Lastpage :
1316
Abstract :
Systolic VLSI architectures for implementing the full-search block-matching algorithm are described. A large range of data rates can be efficiently covered by the proposed architectures. The input bandwidth problem for the search-area data is solved by on-chip line buffers, allowing a low frame-buffer access rate. An architecture for block-scan data input is described in detail. A VLSI realization with a low transistor count can be achieved by linear arrays in conjunction with compact memory blocks based on three-transistor cells
Keywords :
VLSI; cellular arrays; computerised picture processing; parallel architectures; telecommunications computing; video signals; visual communication; block-scan data input; compact memory blocks; data rates; full-search block-matching algorithm; linear arrays; low frame-buffer access rate; motion compensation; on-chip line buffers; parallel processing; systolic VLSI architectures; three-transistor cells; video codecs; video signal processing; Bandwidth; Computational efficiency; Computer architecture; Hardware; ISDN; Smoothing methods; Teleconferencing; Telephony; Very large scale integration; Video coding;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/31.44347
Filename :
44347
Link To Document :
بازگشت