DocumentCode :
1040181
Title :
Design of a High-Speed Differential Frequency-to-Voltage Converter and Its Application in a 5-GHz Frequency-Locked Loop
Author :
Bui, Hung Tien ; Savaria, Yvon
Author_Institution :
Univ. du Quebec a Chicoutimi, Chicoutimi
Volume :
55
Issue :
3
fYear :
2008
fDate :
4/1/2008 12:00:00 AM
Firstpage :
766
Lastpage :
774
Abstract :
This paper presents a new algorithm and circuit implementation for high-speed frequency-to-voltage converters (FVC). The proposed system overcomes the deficiencies of a previously reported converter and can operate about 20 times faster. To validate this FVC and show its usefulness, it was used in the design of a frequency locked loop. For the design of this loop, it was found that existing analytical models were incomplete in that they neglect the delay associated to frequency measurements. We proposed a new model which, unlike previous work, shows that frequency locked loops can potentially be unstable. Simulations confirm this fact and also show that the proposed implementation can operate at 5 GHz. To validate the results, a prototype circuit has been fabricated in a 0.18-mum CMOS technology. Tests performed on the prototype show that it runs reliably at 3.84 GHz and consumes 77.4 mW with a 1.8-V power supply when biasing circuitry is included.
Keywords :
CMOS integrated circuits; frequency locked loops; frequency measurement; voltage-frequency convertors; CMOS; differential frequency-to-voltage converter; frequency 3.84 GHz; frequency 5 GHz; frequency measurements; frequency-locked loop; power 77.4 mW; size 0.18 mum; voltage 1.8 V; Circuit modeling; Current mode logic; Frequency locked loops; High-speed electronics; current mode logic; frequency-locked loops (FLLs); high-speed electronics;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.916397
Filename :
4435068
Link To Document :
بازگشت