DocumentCode :
104043
Title :
Software-defined DVT-T2 demodulator using scalable DSP processors
Author :
Ho Yang ; Basutkar, Navneet ; Peng Xue ; Kyeongyeon Kim ; Young-Hwan Park
Author_Institution :
Samsung Adv. Inst. of Technol., Samsung Electron., South Korea
Volume :
59
Issue :
2
fYear :
2013
fDate :
May-13
Firstpage :
428
Lastpage :
434
Abstract :
This paper describes the feasibility of software-defined demodulator of DVB-T2 standard using the scalable DSP processor. This paper focuses mainly on the DVB-T2 receiver design and implementation of four major software blocks of the demodulator: FFTs, channel estimator, multi-level de-interleavers and rotated QAM soft-demapper. In particular, 2K-point FFT function is analyzed and mapped on the scalable architecture of coarse-grained reconfigurable array (CGRA) processors resulting 51dB signal to quantization noise ratio (SQNR) performance. The computational burden of frequency interpolator and frequency/cell deinterleavers are greatly reduced with specially designed intrinsics, 30% and 85%, respectively, from the original implementation. The softdemapper for rotated QAM constellation becomes feasible with the latest 1D-MMSE decorrelation method though it is still the most expensive function covering 40% of DTG106 mode. By implementing full chain demodulation software including abovementioned four major functions, it is demonstrated that the software-defined DVB-T2 demodulator is realizable with software on two scalable CGRA processors running at 300MHz.
Keywords :
channel estimation; decorrelation; demodulators; digital signal processing chips; digital video broadcasting; fast Fourier transforms; interpolation; least mean squares methods; quadrature amplitude modulation; telecommunication computing; 1D-MMSE decorrelation method; 2K-point FFT function; CGRA processors; DTG106 mode; DVB-T2 receiver design; SQNR performance; channel estimator; coarse-grained reconfigurable array processors; digital video broadcasting-second generation terrestrial; frequency 300 MHz; frequency interpolator; frequency-cell deinterleavers; full chain demodulation software; multilevel de-interleavers; quantization noise ratio performance; rotated QAM constellation; scalable DSP processors; scalable architecture; soft-demapper; software blocks; software-defined demodulator; Channel estimation; Computer architecture; Decoding; Demodulation; Digital video broadcasting; Program processors; CGRA processor; DVB-T2; software-defined demodulator; softwaredefinedradio;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2013.6531127
Filename :
6531127
Link To Document :
بازگشت