DocumentCode :
104139
Title :
Improved number plate localisation algorithm and its efficient field programmable gate arrays implementation
Author :
Xiaojun Zhai ; Bensaali, Faycal ; Ramalingam, S.
Author_Institution :
Sch. of Eng. & Technol., Univ. of Hertfordshire, Hatfield, UK
Volume :
7
Issue :
2
fYear :
2013
fDate :
Mar-13
Firstpage :
93
Lastpage :
103
Abstract :
Number plate localisation is a very important stage in an automatic number plate recognition (ANPR) system and is computationally intensive. This study presents a low complexity with high-detection rate number plate localisation algorithm based on morphological operations together with an efficient multiplier-less architecture based on that algorithm. The proposed architecture has been successfully implemented and tested using a Mentor Graphics RC240 FPGA (field programmable gate arrays) development board equipped with a 4M-gate Xilinx Virtex-4 LX40. Two database sets sourced from the UK and Greece and including 1000 and 307 images, respectively, both with a resolution of 640 × 480, have been used for testing. Results achieved have shown that the proposed system can process an image in 4.7 ms, while achieving a 97.8% detection rate and consuming only 33% of the available area of the FPGA.
Keywords :
field programmable gate arrays; image recognition; 4M-gate Xilinx Virtex-4 LX40; ANPR system; Greece; Mentor Graphics RC240 FPGA development board; UK; automatic number plate recognition system; detection rate; efficient field programmable gate array implementation; high-detection rate number plate localisation algorithm; improved number plate localisation algorithm; morphological operation; multiplierless architecture;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2012.0064
Filename :
6531136
Link To Document :
بازگشت