DocumentCode :
104203
Title :
Cost-Effective Hardware-Sharing Design of Fast Algorithm Based Multiple Forward and Inverse Transforms for H.264/AVC, MPEG-1/2/4, AVS, and VC-1 Video Encoding and Decoding Applications
Author :
Chih-Peng Fan ; Chia-Wei Chang ; Shun-Ji Hsu
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Hsing Univ., Tai-chung, Taiwan
Volume :
24
Issue :
4
fYear :
2014
fDate :
Apr-14
Firstpage :
714
Lastpage :
720
Abstract :
In this letter, multiple forward and inverse fast algorithm based transforms and their hardware-sharing design for 2 × 2, 4 × 4, and 8 × 8 transforms in H.264/AVC, and the 8 × 8 transform in audio video coding standard, 4 × 4 and 8 × 8 transforms in VC-1, and DCT/IDCT in MPEG-1/2/4 are developed with a low hardware cost for multistandard video coding applications. Compared with the directly combined fast transforms without shares, the proposed low-cost 1-D architecture reduces shifters by 67%, adders by 73%, and gate counts by 53.4%. The hardware-sharing efficiencies of shifters and adders in the proposed 1-D transform design are 32% and 25% more than those in the previous design, respectively. By 0.18-μm CMOS technology, the proposed 2-D transform architecture has less normalized power per mode and larger normalized hardware efficiency than the previous multiple-standard designs. The cost-effective 2-D full pipelined transform achieves multistandard real-time 1080HD at 60-Hz video encoding and decoding applications.
Keywords :
adaptive codes; adders; audio coding; code standards; discrete cosine transforms; inverse transforms; video coding; 1D architecture; 1D transform design; 2D full pipelined transform; 2D transform architecture; AVC; AVS; CMOS technology; H.264; IDCT; MPEG-1/2/4; VC-1 video decoding; VC-1 video encoding; adder; audio video coding standard; cost effective hardware sharing design; fast inverse transform algorithm; forward fast transform algorithm; frequency 60 Hz; gate count reduction; multistandard video coding; shifter reduction; size 0.18 mum; Computer architecture; Hardware; Laplace equations; Standards; Transform coding; Transforms; Video coding; Fast Algorithm Based; Fast algorithm based; Hardware Share; Multi-standard; Multiple Mode Transform; Video Codec; hardware share; multiple mode transforms; multistandard; video codec;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2013.2277580
Filename :
6587798
Link To Document :
بازگشت