DocumentCode :
1043164
Title :
Electrical Characteristics of Thermal-SiON-Gated Ge p-MOSFET Formed on Si Substrate
Author :
Wu, Yung-Hsien ; Wu, Min-Lin ; Lin, Yuan-Sheng ; Wu, Jia-Rong
Author_Institution :
Dept. of Eng. & Syst. Sci., Nat. Tsing Hua Univ., Hsinchu
Volume :
30
Issue :
1
fYear :
2009
Firstpage :
72
Lastpage :
74
Abstract :
With a Si substrate, the p-MOSFET formed on a thin Ge layer with the thermal SiON as the gate dielectric was electrically characterized in this letter. The desirable passivation of the Ge channel is evidenced by the interface trap density lower than 3.46 times1011 cm-2middoteV-1. A 1.74 times higher peak hole mobility than that of the Si universal one is obtained by the Ge MOSFET due to the low interface trap density and the good Ge crystallinity. With the source/drain region mainly formed on the Si substrate, the Ge MOSFET also demonstrates the excellent junction leakage. Combining these promising electrical characteristics, the thermal SiON with the device structure holds the potential to be applied to high-performance Ge MOSFETs.
Keywords :
MOSFET; oxygen compounds; silicon compounds; Ge; SiON; electrical characteristics; gate dielectric; interface trap density; source-drain region; thermal gated p-MOSFET; Gate dielectric; Ge MOSFET; hole mobility; junction leakage; thermal SiON;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2008.2008317
Filename :
4721614
Link To Document :
بازگشت