Title :
Design optimization of AlInAs-GalnAs HEMTs for low-noise applications
Author :
Mateos, Javier ; González, Tomás ; Pardo, Daniel ; Bollaert, Sylvain ; Parenty, Thierry ; Cappy, Alain
Author_Institution :
Dept. de Fisica Aplicada, Univ. de Salamanca, Spain
Abstract :
In order to optimize the low-noise performance of 50-nm-gate AlInAs-GalnAs high-electron mobility transistors (HEMTs), by using an ensemble Monte Carlo simulation we study the influence of three important technological parameters on their noise level: the doping of the δ-doped layer, the width of the devices and the length of the recess. The noise behavior of the devices is firstly analyzed in terms of the physics-based P, R, and C parameters, and then characterized from a practical (circuit oriented) point of view through their four noise parameters: minimum noise figure, Fmin, noise resistance, Rn, and complex input admittance, Yopt (or reflection coefficient, Γopt). We have observed an enhancement of the noise when the δ-doping or the device width are increased (a deterioration parallel to that of fmax). Thus, the optimum noise operation is obtained for the lowest possible values of the δ-doping and device width. However, for small width the effect of the offset parasitic capacitances makes Fmin increase, thus, imposing a limit for the reduction of the noise. Moreover, the increase of Rn for small W makes the noise tuning condition critical to reach the optimum low-noise operation. We have also confirmed that when shortening the recess length from 100 to 20 nm at each side of the gate Fmin is reduced, with a slight deterioration of fmax, while the static characteristics are not modified.
Keywords :
III-V semiconductors; Monte Carlo methods; aluminium compounds; capacitance; electric resistance; gallium compounds; high electron mobility transistors; optimisation; semiconductor device models; semiconductor device noise; semiconductor doping; δ-doped layer doping; 50 nm; AlInAs-GaInAs; AlInAs-GalnAs HEMT; complex input admittance; device width; ensemble Monte Carlo simulation; high-electron mobility transistors; high-speed devices; low-noise applications; minimum noise figure; noise enhancement; noise level; noise parameters; noise reduction; noise resistance; offset parasitic capacitance; parasitic resistances; recess length; reflection coefficient; semiconductor device design; semiconductor device fabrication; Acoustic reflection; Admittance; Circuit noise; Design optimization; Doping; HEMTs; MODFETs; Noise figure; Noise level; Optimized production technology; AlInAs–GaInAs; HEMTs; MC; Monte Carlo; high-electron mobility transistors; high-speed devices; minimum noise figure; noise parameters; parasitic resistances and capacitances; semiconductor device design and fabrication; simulation;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2004.832095