Title :
Low-Power Ternary Content-Addressable Memory Design Using a Segmented Match Line
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Hanyang Univ., Ansan
fDate :
7/1/2008 12:00:00 AM
Abstract :
Power consumption in match lines is the most critical issue for low-power ternary content-addressable memory (TCAM) designs. In the proposed match-line architecture, the match line in each TCAM word is partitioned into four segments and is selectively pre-charged to reduce the match-line power consumption. The partially charged match lines are evaluated to determine the final comparison result by sharing the charges deposited in various parts of the partitioned segments. This arrangement reduces the match-line power consumption by reducing effective capacitor loading and voltage swing at match lines. The segmented architecture also enhances operational speed by evaluating multiple segments in parallel and by overlapping the pre-charging and evaluation stages. 512 times 72 TCAM is designed using 0.18-mum CMOS technology. The extracted RC values are used to show the power reduction benefits. The sample design demonstrated that the match-line power consumption using a segmented match line was conservatively 44% of that produced by traditional parallel TCAM. The power savings by segmenting match lines can be up to 41% over a low-voltage swing technique due to the independent discharge capability in segmented match-line architecture.
Keywords :
CMOS analogue integrated circuits; content-addressable storage; memory architecture; power consumption; 0.18-mum CMOS technology; TCAM; effective capacitor loading; low power ternary content-addressable memory design; match-line power consumption; segmented match line; voltage swing; Content Addressable Memory; Content-addressable memory (CAM); Low Power Design; Match-Line; Memory Architecture match-line; low-power design; match line; memory architecture;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.916624