DocumentCode :
1046800
Title :
DRO plated-wire development
Author :
Allen, G.R. ; Bonnie, G.
Author_Institution :
Control Data Corporation, Minneapolis, Minn.
Volume :
7
Issue :
3
fYear :
1971
fDate :
9/1/1971 12:00:00 AM
Firstpage :
502
Lastpage :
505
Abstract :
Development of DRO plated-wire memory elements and tests in a 60-ns cycle-time memory of 26 000-bit capacity are reported. The experimental memory was fully populated with wire, but partially populated with electronics. Noise conditions of a full memory were simulated. The destructive readout (DRO) cycle utilized a single digit pulse as opposed to the bipolar digit pulses normally used in nondestructive readout (NDRO) wire memories. High-speed DRO plated wire has been prepared in a continuous process. Two thin Permalloy layers separated by copper are electrodeposited on a specially prepared wire substrate. The laminate approach combines the high disturb resistance and fast write switching of thinner films with the signal magnitude of thicker ones. In sacrificing the NDRO feature, improved tolerance to strain and aging were also noted.
Keywords :
Plated-wire memories; Circuits; Diodes; Flip-flops; Noise cancellation; Propagation delay; Registers; Transmitters; Voltage; Wire; Working environment noise;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1971.1067116
Filename :
1067116
Link To Document :
بازگشت