• DocumentCode
    104804
  • Title

    CMOS Logic Device and Circuit Performance of Si Gate All Around Nanowire MOSFET

  • Author

    Nayak, Kaushik ; Bajaj, Mohit ; Konar, Amit ; Oldiges, Philip J. ; Natori, K. ; Iwai, Hisato ; Murali, Kota V. R. M. ; Rao, Valipe Ramgopal

  • Author_Institution
    Dept. of Electr. Eng., IIT Bombay, Mumbai, India
  • Volume
    61
  • Issue
    9
  • fYear
    2014
  • fDate
    Sept. 2014
  • Firstpage
    3066
  • Lastpage
    3074
  • Abstract
    In this paper, a detailed 3-D numerical analysis is carried out to study and evaluate CMOS logic device and circuit performance of gate-all-around (GAA) Si nanowire (NW) field-effect transistors (FETs) operating in sub-22-nm CMOS technologies. Employing a coupled drift-diffusion room temperature carrier transport formulation, with 2-D quantum confinement effects, we numerically simulate Si GAA NWFET electrical characteristics. The simulation predictions, on the device performance, short channel effects, and their dependence on NW geometry scaling, are in good agreement with the Si NWFET experimental data reported in literature. Superior electrostatic integrity, OFF-state device performance, lower circuit delays, and faster switching in the Si GAA NWFET-based CMOS circuits are numerically demonstrated in comparison with an Si-on-insulator FinFET. The mixed-mode numerical simulations also predict low supply voltage operations for the Si NWFET-based logic circuits.
  • Keywords
    CMOS logic circuits; MOSFET; nanowires; numerical analysis; silicon; 2-D quantum confinement effect; 3-D numerical analysis; CMOS logic device; GAA NWFET; NW geometry scaling; Si; circuit performance; coupled drift-diffusion room temperature carrier transport formulation; electrostatic integrity; field-effect transistor; logic circuit; low supply voltage operation; lower circuit delay; mixed-mode numerical simulation; off-state device performance; short channel effect; silicon gate all around nanowire MOSFET; silicon-on-insulator FinFET; size 22 nm; CMOS integrated circuits; Electrostatics; FinFETs; Logic gates; Numerical models; Numerical simulation; Silicon; CMOS; Circuit delays; device performance; electrostatic integrity; gate-all-around (GAA); logic circuits; mixed-mode (MM) simulations; quantum confinement (QC); silicon nanowire (NW) field-effect transistor (FET);
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2014.2335192
  • Filename
    6862016