DocumentCode :
1048877
Title :
A novel VLSI architecture for multidimensional discrete wavelet transform
Author :
Dai, Qionghai ; Chen, Xinjian ; Lin, Chuang
Author_Institution :
Dept. of Autom., Tsinghua Univ., Beijing, China
Volume :
14
Issue :
8
fYear :
2004
Firstpage :
1105
Lastpage :
1110
Abstract :
A novel VLSI architecture for multidimensional discrete wavelet transform (mD DWT) based on a systolic array is proposed. We divide the input mD image data into 2m independent data streams, and then simultaneously pipeline them into a multi-filter chip, and finally obtain 2m samples which are from different DWT subbands per clock cycles (ccs). The proposed architecture performs a decomposition of an N1×N2×...×Nm image in about N1N2...Nm/(2m-1) ccs and requires relatively lower hardware cost than previous architectures. Besides, the advantages of the proposed architecture include very simple hardware complexity, regular data flow and low control complexity.
Keywords :
VLSI; data compression; data flow computing; discrete wavelet transforms; image coding; systolic arrays; transform coding; DWT subbands; VLSI architecture; control complexity; data flow; hardware complexity; image compression; multi-filter chip; multidimensional discrete wavelet transform; multidimensional input image data; systolic array; Carbon capture and storage; Clocks; Costs; Discrete wavelet transforms; Hardware; Multidimensional systems; Pipelines; Streaming media; Systolic arrays; Very large scale integration; Discrete wavelet transform; VLSI; image compression; systolic array;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2004.831974
Filename :
1318647
Link To Document :
بازگشت