DocumentCode :
1049347
Title :
A PWM and PAM Signaling Hybrid Technology for Serial-Link Transceivers
Author :
Yang, Ching-Yuan ; Lee, Yu
Author_Institution :
Nat. Chung Hsing Univ., Taichung
Volume :
57
Issue :
5
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
1058
Lastpage :
1070
Abstract :
A 1-Gb/s 0.18- mum CMOS serial-link transceiver using multilevel pulse-width and pulse-amplitude modulation (PWAM) signaling and a pre-emphasis technique is presented. Based on the PWAM technique, the transmit signaling is implemented to effectively push high data rates through bandwidth- limited channels. The clock is implicitly embedded in the 4-bit data stream, and the associated overhead needed in the clock-and-data recovery circuitry can be mitigated. In addition, the pin count can be reduced by transferring the data channels and the clock channel over a single transmitted channel. The recovered clock has an rms jitter of 5.9 ps at 250 MHz, and the retimed data have an rms jitter of 13.7 ps at 250 Mb/s. The occupied die area is 1.65 X 1.40 mm2. The transmitter and receiver power consumption is 86 and 45 mW, respectively.
Keywords :
intersymbol interference; pulse amplitude modulation; pulse width modulation; synchronisation; bandwidth-limited channels; clock-and-data recovery circuitry; multilevel pulse-width modulation signaling; pulse-amplitude modulation signaling; receiver power consumption; serial-link transceivers; Chip-to-chip communication; clock recovery; intersymbol interference (ISI); pulse-amplitude modulation (PAM); pulse-width modulation (PWM); serial link;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2007.915134
Filename :
4441722
Link To Document :
بازگشت