DocumentCode :
1049394
Title :
Performance computation for precharacterized CMOS gates with RC loads
Author :
Dartu, Florentin ; Menezes, Noel ; Pileggi, Lawrence T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
Volume :
15
Issue :
5
fYear :
1996
fDate :
5/1/1996 12:00:00 AM
Firstpage :
544
Lastpage :
553
Abstract :
For efficiency, the performance of digital CMOS gates is often expressed in terms of empirical models. Both delay and short-circuit power dissipation are sometimes characterized as a function of load capacitance and input signal transition time. However, gate loads can no longer be modeled by purely capacitive loads for high performance CMOS due to the RC metal interconnect effects. This paper presents a methodology for interfacing empirical gate models to reduced order RC interconnect models in terms of a nonlinear iteration procedure. The delay and power are calculated with errors on the same order as those for the original empirical equations. Moreover, a linear equivalent gate model is generated which accurately captures the delays at the interconnect fan-out nodes
Keywords :
CMOS logic circuits; RC circuits; delays; equivalent circuits; integrated circuit design; integrated circuit interconnections; iterative methods; logic design; logic gates; RC loads; delay; digital CMOS gates; empirical gate models; fan-out nodes; linear equivalent gate model; nonlinear iteration procedure; precharacterized CMOS gates; short-circuit power dissipation; Admittance; Capacitance; Delay effects; Equations; Integrated circuit interconnections; Integrated circuit modeling; Load modeling; Power dissipation; Propagation delay; Semiconductor device modeling;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.506141
Filename :
506141
Link To Document :
بازگشت