DocumentCode :
104982
Title :
Improved Thermal Performance of SOI Using a Compound Buried Layer
Author :
Baine, P. ; Montgomery, John H. ; Armstrong, B. Mervyn ; Gamble, Harold S. ; Harrington, Sarah J. ; Nigrin, Sydney ; Wilson, Richard ; Oo, Kean B. ; Armstrong, Alastair G. ; Suder, Suli
Author_Institution :
Sch. of Electron., Electr. Eng. & Comput. Sci., Queen´s Univ. Belfast, Belfast, UK
Volume :
61
Issue :
6
fYear :
2014
fDate :
Jun-14
Firstpage :
1999
Lastpage :
2006
Abstract :
The buried oxide (BOX) layer in silicon on insulator (SOI) was replaced by a compound buried layer (CBL) containing layers of SiO2, polycrystalline silicon (polysilicon), and SiO2. The undoped polysilicon in the CBL acted as a dielectric with a higher thermal conductivity than SiO2. CBL provides a reduced thermal resistance with the same equivalent oxide thickness as a standard SiO2 buried layer. Thermal resistance was further reduced by lateral heat flow through the polysilicon. Reduction in thermal resistance by up to 68% was observed, dependent on polysilicon thickness. CBL SOI substrates were designed and manufactured to achieve a 40% reduction in thermal resistance compared with an 1.0-μm SiO2 BOX. Power bipolar transistors with an active silicon layer thickness of 13.5 μm manufactured on CBL SOI substrates showed a 5%-17% reduction in thermal resistance compared with the standard SOI. This reduction was dependent on transistor layout geometry. Between 65% and 90% of the heat flow from these power transistors is laterally through the thick active silicon layer. Analysis confirmed that CBL SOI provided a 40% reduction in the vertical path thermal resistance. Devices employing thinner active silicon layers will achieve the greater benefit from reduction in vertical path thermal resistance offered by CBL SOI.
Keywords :
buried layers; power bipolar transistors; silicon compounds; silicon-on-insulator; thermal conductivity; thermal resistance; SOI; Si; SiO2; compound buried layer; dielectric layer; equivalent oxide thickness; lateral heat flow; polycrystalline silicon; power bipolar transistors; size 13.5 mum; thermal conductivity; thermal performance; thermal resistance; undoped polysilicon; Conductivity; Silicon; Substrates; Thermal conductivity; Thermal resistance; Transistors; Compound buried layer (CBL) silicon on insulator (SOI); SOI technology; SOI technology.; power bipolar transistors on SOI; reduced thermal resistance in SOI;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2014.2318832
Filename :
6809995
Link To Document :
بازگشت