Title :
Effect of Floating-Body and Stress Bias on NBTI and HCI on 65-nm SOI pMOSFETs
Author :
Mishra, Rahul ; Ioannou, Dimitris E. ; Mitra, Souvick ; Gauthier, Robert
Author_Institution :
George Mason Univ., Fairfax
fDate :
3/1/2008 12:00:00 AM
Abstract :
Grounded-body (GB) core-logic/high-speed (HS) and input/output (I/O) silicon-on-insulator pMOSFETs from 65-nm technology are shown to degrade more than floating-body (FB) devices under negative bias temperature instability (NBTI) stress. However, in both cases, worst case degradation occurs when stressed under equal gate and drain voltages (Vg = Vd), whereby degradation is simultaneously induced by both NBTI and hot carrier injection (HCI) simultaneously ("concurrent HCI-NBTI"), the relative importance of each mechanism depending on the type of device and the bias level. The degradation of I/O pMOSFETs stressed under Vg = Vd at room temperature shows predominantly NBTI-like behavior at higher stress voltages, whereas it shows concurrent HCI-NBTI behavior at lower stress voltages. By contrast, the degradation of HS pMOSFETs stressed under Vg = Vd shows concurrent HCI-NBTI behavior over the entire stress bias range. In both cases, FB devices degrade more than GB devices for higher stress voltage values, but the FB effects weaken and the degradations become comparable for lower stress bias.
Keywords :
MOSFET; electric potential; hot carriers; nanoelectronics; silicon-on-insulator; stress analysis; thermal stability; Si-JkJk; degradation mechanism; floating-body effects; hot carrier injection; negative bias temperature instability stress; silicon-on-insulator pMOSFET; size 65 nm; stress bias; temperature 293 K to 298 K; Concurrent HCI-NBTI; hot carrier injection (HCI); negative bias temperature instability (NBTI); silicon-on-insulator (SOI);
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2007.915382