DocumentCode :
1051046
Title :
Fast locking scheme for PLL frequency synthesiser
Author :
Liu, L.C. ; Li, B.H.
Author_Institution :
Dept. of Electron. Eng., Shanghai Jiaotong Univ., China
Volume :
40
Issue :
15
fYear :
2004
fDate :
7/22/2004 12:00:00 AM
Firstpage :
918
Lastpage :
920
Abstract :
A phase-locked loop (PLL) with a fast-locked nonlinear phase frequency detector (PFD) is presented. Compared with the conventional discriminator-aided phase detector, the proposed fast-locked PFD can further reduce the PLL acquisition time while the loop stability remains unchanged. Moreover, the new architecture can decrease the capacitance value and the charge-pump current to 1/k of a conventional one as the loop bandwidth increases k times, thus saving substantial area and power.
Keywords :
discriminators; frequency locked loops; frequency synthesizers; phase detectors; phase locked loops; PLL acquisition time; PLL frequency synthesiser; charge-pump current; discriminator aided phase detector; fast locked nonlinear phase frequency detector; loop bandwidth; loop stability; phase locked loop;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20045367
Filename :
1318867
Link To Document :
بازگشت