DocumentCode :
1051252
Title :
Design and Implementation of the POWER6 Microprocessor
Author :
Stolt, Benjamin ; Mittlefehldt, Yonatan ; Dubey, Sanjay ; Mittal, Gaurav ; Lee, Mike ; Friedrich, Joshua ; Fluhr, Eric
Author_Institution :
Int. Bus. Machines Corp., Austin
Volume :
43
Issue :
1
fYear :
2008
Firstpage :
21
Lastpage :
28
Abstract :
The IBM POWER6 processor is a dual-core, 341 mm2, 790 million transistor chip fabricated using IBM´s 65 nm partially-depleted SOI process. Capable of running at frequencies up to 5 GHz in high performance applications, it can also operate under 100 W for power-sensitive applications. Traditional power-intensive and deep-pipelining techniques used in high frequency design were abandoned in favor of more power efficient circuit design methodologies. The complexity and size of POWER6, together with its high operating frequency, presented a number of significant challenges for its multi-site team to complete the design on an aggressive schedule. This paper describes some of the circuit methodology and implementation innovations used in the development of POWER6, with particular emphasis on custom, synthesized, register file and SRAM design, as well as the electrical characterizations performed in the lab.
Keywords :
logic design; microprocessor chips; IBM POWER6 dual-core processor; SOI process; SRAM; deep-pipelining techniques; power-intensive techniques; size 65 nm; Circuit synthesis; Clocks; Frequency; Latches; Logic arrays; Microprocessors; Pipelines; Power system protection; Random access memory; Registers; 65 nm SOI process; ABIST; LBIST; POWER6; RLM methodology; SRAM; array; circuit design methodology; clocking; custom circuits; dual-core; latch; microprocessor; power; register file; timing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.910963
Filename :
4443208
Link To Document :
بازگشت