• DocumentCode
    1052151
  • Title

    A 16 384-bit high-density CCD memory

  • Author

    Rosenbaum, Stanley D. ; Chan, Chong Hon ; Caves, J. Terry ; Poon, Stewart C. ; Wallace, Robert W.

  • Author_Institution
    Bell-Northern Research Limited, Ottawa, Ont., Canada
  • Volume
    23
  • Issue
    2
  • fYear
    1976
  • fDate
    2/1/1976 12:00:00 AM
  • Firstpage
    101
  • Lastpage
    108
  • Abstract
    A 16 384-bit charge-coupled device (CCD) memory has been developed for mass storage memory system application where moderate latency, high data rate and low system cost are required. The chip measures only 3.45 × 4.29 mm2(136 × 169 mil2), fits a standard 16-pin package, and is organized as four separate shift registers of 4096 bits, each with its own data input and data output terminals. A two-level polysilicon gate n-channel process was used for device fabrication. A condensed serial-parallel-serial (CSPS) structure was found to provide the highest packing density. Only two external clocks are required driving capacitances of 60 pF each at one-half the data transfer rate. Operations at data rates of 100 kHz to 10 MHz have been demonstrated experimentally, the on-chip power dissipation at 10 MHz being less than 20 µW/bit.
  • Keywords
    Capacitance; Charge coupled devices; Chip scale packaging; Clocks; Costs; Delay; Fabrication; Measurement standards; Semiconductor device measurement; Shift registers;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/T-ED.1976.18359
  • Filename
    1478373