Title :
CMOS Differential Logic Family With Conditional Operation for Low-Power Application
Author :
Kim, Young-Won ; Kim, Joo-Seong ; Kim, Jong-Woo ; Kong, Bai-Sun
Author_Institution :
Sch. of Inf. & Commun. Eng., Sungkyunkwan Univ., Suwon
fDate :
5/1/2008 12:00:00 AM
Abstract :
In this paper, a set of CMOS differential logic circuits are introduced for use in low-power application. They perform a conditional operation for statistical power reduction during logic operation. The self-precharged version of the logic family provides additional power saving by allowing the use of a small-swing clock. Synchronous counters and bidirectional shift registers were designed in a 0.18-mum CMOS process technology to assess the performance of the proposed technique. The measurement results indicate that the counter with the proposed logic family achieves 50% power reduction compared with that of the conventional logic family. They also indicate that the shift registers with the proposed technique achieve 44%-63% power reduction at a typical switching activity of 0.25.
Keywords :
CMOS logic circuits; clocks; counting circuits; power integrated circuits; shift registers; CMOS differential logic family; bidirectional shift registers; low-power application; size 0.18 mum; small-swing clock; statistical power reduction; synchronous counters; Conditional operation; differential CMOS logic family; low power;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2007.914414