DocumentCode :
1055129
Title :
A 320 mV 56 μW 411 GOPS/Watt Ultra-Low Voltage Motion Estimation Accelerator in 65 nm CMOS
Author :
Kaul, Himanshu ; Anders, Mark A. ; Mathew, Sanu K. ; Hsu, Steven K. ; Agarwal, Amit ; Krishnamurthy, Ram K. ; Borkar, Shekhar
Author_Institution :
Circuit Res. Lab., Intel Corp., Hillsboro, OR
Volume :
44
Issue :
1
fYear :
2009
Firstpage :
107
Lastpage :
114
Abstract :
This paper describes a motion estimation engine fabricated in 65 nm CMOS, targeted for special-purpose on-die acceleration of sum of absolute difference (SAD) computation in real-time video encoding workloads on power-constrained mobile microprocessors. Four-way speculative difference computation using dual 4:2 compressors, optimal reuse of sum XOR min-terms in static 4:2 compressor carry gates, distributed accumulation of input carries for efficient negation and robust ultra-low voltage optimized circuits enable peak SAD efficiency of 12.8 macro-block SADs/nJ within a dense layout occupying 0.089 mm2 while achieving: (i) scalable performance up to 2.4 GHz, 82 mW measured at 1.4 V, 50degC , (ii) deep subthreshold operation measured at 230 mV while operating down to 4.3 MHz and consuming 14.4 muW , (iii) maximum energy efficiency of 411 GOPS/Watt by operating at 320 mV, 23 MHz and consuming 56 muW (9.6x higher efficiency than nominal 1.2 V operation), (iv) 20% higher energy efficiency for up-conversion of ultra-low voltage signals using a two-stage cascaded split-output level shifter, and (v) tolerance of up to plusmn2x process and temperature induced performance variation using supply voltage compensation of plusmn50 mV.
Keywords :
CMOS integrated circuits; compressors; microprocessor chips; CMOS; dual 4:2 compressors; frequency 2.4 GHz; frequency 23 MHz; frequency 4.3 MHz; power 14.4 mW; power 320 mW; power 56 muW; power 82 mW; power-constrained mobile microprocessors; real-time video encoding workloads; size 65 nm; static 4:2 compressor carry gates; sum-of-absolute difference; temperature 50 degC; two-stage cascaded split-output level shifter; ultralow voltage motion estimation accelerator; voltage -50 mV; voltage 1.4 V; voltage 230 mV; voltage 50 mV; Acceleration; Compressors; Encoding; Energy efficiency; Energy measurement; Engines; Mobile computing; Motion estimation; Video compression; Voltage; Motion estimation; sum of absolute difference (SAD); ultra-low voltage; variation compensation; video encoding;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.2007164
Filename :
4735555
Link To Document :
بازگشت