DocumentCode :
1055719
Title :
Design of wideband all-digital phase locked loops using multirate digital filter banks
Author :
Sadr, Ramin ; Shah, Biren ; Hinedi, Sami
Author_Institution :
Jet Propulsion Lab., California Inst. of Technol., Pasadena, CA, USA
Volume :
44
Issue :
6
fYear :
1996
fDate :
6/1/1996 12:00:00 AM
Firstpage :
663
Lastpage :
667
Abstract :
All-digital phase locked loops (DPLLs) have many advantages over analog loops. However, due to digital device limitations and costs, superwide PLLs with front-end bandwidths as high as one gigahertz are commonly implemented using analog parts. This article presents a new architecture that allows an all-digital implementation of superwide PLLs. The problem of operating digital components at high speed is avoided here (without reducing the front-end bandwidths) by inserting a multirate digital filter bank in front of the DPLL. The new design is shown to have steady-state and transient performance that is identical to a conventional DPLL
Keywords :
band-pass filters; digital filters; digital phase locked loops; signal sampling; 50 MHz; 500 MHz; PLL; architecture; design; front-end bandwidths; multirate digital filter banks; steady-state performance; transient performance; wideband all-digital phase locked loops; Band pass filters; Bandwidth; Digital filters; Gallium arsenide; Nonlinear filters; Phase locked loops; Sampling methods; Signal processing; Space technology; Wideband;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/26.506382
Filename :
506382
Link To Document :
بازگشت