Title :
Dual Nanowire Silicon MOSFET With Silicon Bridge and TaN Gate
Author :
Theng, A.L. ; Goh, W.L. ; Lo, G.Q. ; Chan, L. ; Ng, C.M.
Author_Institution :
Dept. of Electr. & Electron., Nanyang Technol. Univ., Singapore
Abstract :
This paper demonstrates a high performance silicon nanowire MOSFET built on silicon-on-insulator (SOI) platform. Stress-limiting oxidation technique was exploited for dual nanowire channel formation. To further improve the performance of the device, TaN metal gate is used instead of the conventional polysilicon gate. The thin silicon bridge between the two nanowires provides a small boost in the drive current, without degrading the short channel performance. The novel structures are able to achieve excellent electrical performances, high drive current of 927 muA/mum for p-channel and 554 muA/mum for n-channel, near ideal subthreshold slope (SS), and low drain-induced barrier lowering (DIBL).
Keywords :
MOSFET; elemental semiconductors; nanowires; oxidation; semiconductor quantum wires; silicon-on-insulator; tantalum compounds; Si-TaN; dual nanowire silicon MOSFET; electrical properties; low drain-induced barrier lowering; silicon bridge; silicon-on-insulator platform; stress-limiting oxidation; Silicon nanowire transistor; silicon-on-insulator (SOI) technology;
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2008.917845