DocumentCode :
1056209
Title :
A Fast-Lock Wide-Range Delay-Locked Loop Using Frequency-Range Selector for Multiphase Clock Generator
Author :
Cheng, Kuo-Hsing ; Lo, Yu-Lung
Author_Institution :
Nat. Central Univ., Nanjing
Volume :
54
Issue :
7
fYear :
2007
fDate :
7/1/2007 12:00:00 AM
Firstpage :
561
Lastpage :
565
Abstract :
This brief describes a fast-lock mixed-mode delay-locked loop (DLL) for wide-range operation and multiphase outputs. The architecture of the proposed DLL uses the mixed-mode time-to-digital-converter scheme for a frequency-range selector and a coarse tune circuit to reduce the lock time. A multi-controlled delay cell for the voltage-controlled delay line is applied to provide the wide operating frequency range and low-jitter performance. The charge pump circuit is implemented using a digital control scheme to achieve adaptive bandwidth. The chip is fabricated in a 0.25-mum standard CMOS process with a 2.5-V power-supply voltage. The measurements show that this DLL can be operated correctly when the input clock frequency is changed from 32 to 320 MHz, and can generate ten-phase clocks within a single cycle without the false locking problem associated with conventional DLLs and wide-range operation. At 200 MHz, the measured rms random jitter and peak-to-peak deterministic jitter are 4.44 and 15 ps, respectively. Moreover, the lock time is less than 22 clock cycles. This DLL occupies less area (0.07 mm2) and dissipates less power (15 mW) than other wide-range DLLs.
Keywords :
CMOS integrated circuits; clocks; delay lock loops; jitter; mixed analogue-digital integrated circuits; charge pump circuit; digital control scheme; fast-lock delay-locked loop; frequency 32 MHz to 320 MHz; frequency-range selector; mixed-mode delay-locked loop; multicontrolled delay cell; multiphase clock generator; peak-to-peak deterministic jitter; random jitter; size 0.25 mum; standard CMOS process; time-to-digital-converter; voltage 2.5 V; voltage-controlled delay line; wide-range delay-locked loop; Adaptive control; Charge pumps; Clocks; Delay lines; Digital control; Frequency locked loops; Jitter; Programmable control; Tuned circuits; Voltage; Delay-locked loops (DLLs); mixed mode; multiphase outputs; phase-locked loops (PLLs); time-to-digital converter (TDC); wide range;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.894413
Filename :
4273630
Link To Document :
بازگشت