DocumentCode :
1057770
Title :
Analysis of out-of-sequence problem and preventative schemes in parallel switch architecture for high-speed ATM network
Author :
Jung, Y.C. ; Un, C.K. ; Ryu, S.M. ; Lee, S.C.
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Volume :
141
Issue :
1
fYear :
1994
fDate :
2/1/1994 12:00:00 AM
Firstpage :
29
Lastpage :
38
Abstract :
The parallel switch architecture combines advantageously a parallel plane method with a bit-parallel conversion scheme in VLSI implementation of ATM switches with the capability of handling unlimited external trunk speed. However, the parallel architecture encounters out-of-sequence problems owing to various possible switching paths. The authors analyse the out-of-sequence performance dependency on the trunk utilisation, the total number of virtual channels/trunk, and the number of parallel switch planes. They then propose two parallel switches equipped with preventive schemes for avoiding cells delivered out-of-sequence. By using the method of cascading virtual channel routing networks at input lines of the switch planes, the large speed reducing effect to support trunks at speeds of several Gb/s can be achieved in ATM-based parallel switch design. Also, the out-of-sequence problem is basically eliminated, and additional delay can be reduced to a negligible level
Keywords :
B-ISDN; VLSI; asynchronous transfer mode; parallel architectures; telecommunication network routing; VLSI; bit-parallel conversion; high-speed ATM network; input lines; out of sequence problems prevention; parallel plane method; parallel switch architecture; routing networks; trunk utilisation; virtual channels; virtual trunk;
fLanguage :
English
Journal_Title :
Communications, IEE Proceedings-
Publisher :
iet
ISSN :
1350-2425
Type :
jour
DOI :
10.1049/ip-com:19949804
Filename :
278102
Link To Document :
بازگشت